

# 

| 1. | INT       | TRODUCTION               | 3  |
|----|-----------|--------------------------|----|
| 2. | FE        | ATURES                   | 3  |
| 3. | PIN       | N ASSIGNMENT             | 4  |
| 4. | BL        | OCK DIAGRAM              | 4  |
| 5. | <b>FU</b> | NCTION DESCRIPTIONS      | 5  |
|    | 5.1       | OSCILLATOR               | 5  |
|    | 5.2       | ROM                      |    |
|    | 5.3       | RAM                      | 6  |
|    | 5.4       | Power Down Mode          | 6  |
|    | 5.5       | SAMPLING RATE COUNTER    | 6  |
|    | 5.6       | I/O PORTS                | 6  |
|    | 5.7       | DAC OUTPUT               | 7  |
|    | 5.8       | WATCH DOG TIMER          | 7  |
|    | 5.9       | IR FUNCTION              | 7  |
|    | 5.10      | PWM IO CONTROL           | 7  |
| 6. | AB        | SOLUTE MAXIMUM RATING    | 7  |
| 7. | EL        | ECTRICAL CHARACTERISTICS | 8  |
| 8. | AP        | PLICATION CIRCUIT        | 9  |
|    | 8.1       | GENERAL APPLICATION      | 9  |
|    | 8.2       | MOTOR ADDITION           | 10 |



## **AMENDENT HISTORY**

| Version | Date             | Description |
|---------|------------------|-------------|
| Ver 1.0 | October. 7, 2009 | First issue |



#### 1. INTRODUCTION

SNC26120A is a one-channel voice synthesizer IC with Current DAC voice output. It built in a 4-bit tiny controller with one 4-bit input port and two 4-bit I/O ports. By programming through the tiny controller in SNC26120A, user's varied applications including voice section combination, key trigger arrangement, output control, and other logic functions can be easily implemented.

#### 2. FEATURES

- ◆ Single power supply 2.4V 5.5V
- 120 seconds voice capacity are provided (@6KHZ sample rate)
- Built in a 4-bit tiny controller
- I/O Port
  - One 4-bit Input port P1is provided.
  - Three 4-bit I/O ports P2, P3 and P6 are provided.
  - The driving/sink current of P2 & P3 is up to 8mA/16mA
  - The IO pins P2.3 can be modulated with 38.5Khz carry signal to implement IR function.
  - PWM output for IO (P2.0~P2.3, P3.0~P3.3)
- 128\*4 bits RAM are provided
- Maximum 64k program ROM is provided
- 248K\*12 shared ROM for voice data and program
- Readable ROM code data
- Voice Synthesizer:
  - Single channel speech output.
  - Support 4-bits SONiX-ASDPCM and 8-bit PCM algorithm
- Adaptive playing speed from 2.5k-20kHz is provided
- Built in an 8-bit Current DAC voice output.
- System clock: 2MHz
- Event Mark function supported
- Low Power Detect.
- Watch Dog Timer Supported



## 3. PIN ASSIGNMENT

| Symbol      | I/O | Function Description                 |  |  |
|-------------|-----|--------------------------------------|--|--|
| P10~P13     |     | Input port 1                         |  |  |
| P20~P23     | I/O | I/O port 2: IO                       |  |  |
| P30~P33     | I/O | I/O port 3: IO                       |  |  |
| P60~P63 I/C |     | I/O port 6: IO                       |  |  |
| Rosc        | I   | Oscillation component connection pin |  |  |
| DACO        | 0   | Current DAC output                   |  |  |
| RST         | ı   | RST=1→ Reset Chip (Active H)         |  |  |
| CVDD        | ı   | Positive power supply for CPU        |  |  |
| CGND        |     | Negative power supply for CPU        |  |  |
| VDDIO I     |     | Positive power supply for I/O        |  |  |
| GNDIO I     |     | Negative power supply for I/O        |  |  |
| Test        |     | Test pin                             |  |  |

# 4. Block Diagram





## 5. FUNCTION DESCRIPTIONS

## 5.1 Oscillator

SNC26120A accepts RC type oscillator for system clock. The typical circuit diagram for oscillator is listed as follows.



## **5.2 ROM**

SNC26120A contains a substantial 248K words (12-bit) internal ROM, which is shared by program and resource data. Program, voice and data are shared within this same 248K words ROM.



#### **5.3 RAM**

SNC26120A contains 128 nibble RAM (128 x 4-bits). The 128 nibble RAM is divided into two pages (page 0, 64 nibbles; page1, 16 nibbles RAM). In our programming structure, users can use the instructions, PAGE n (n=0 or 1) to switch and indicate the RAM page. Besides, users can use direct mode, M0  $\sim$  M63 in the data transfer type instructions, to access first 64 nibbles of page0 and the last 64 nibbles of page1.

#### **5.4 Power Down Mode**

"End" instruction makes the IC entering into Stop Mode will stop the system clock for power savings (<3uA @VDD=3V and <6uA @VDD=4.5V.) Any valid data transition (L $\rightarrow$ H or H $\rightarrow$ L) occurring on any IO pin can be used to start the system clock and return to normal operating mode.

## 5.5 Sampling Rate Counter

The unique sampling rate counter is designed in voice channel to be able to play diverse voices at different sample playing rates. The playing rate can be adaptively set up among from the wide ranges of 2.5KHz to 20KHz. This architecture yields a high-quality voice synthesis that sounds very close to its original source when played through the same amplifier and speaker circuitry.

#### **5.6 I/O Ports**

There are one 4-bit input port P1 and two 4-bit I/O ports P2 and P3. Any I/O can be individually programmed as either input pull low or output. Any valid data transition  $(H \rightarrow L|L \rightarrow H)$  of P1, P2 and P3 can reactivate the chip when it is in power-down stage.



I/O Port Configuration

#### Note:

- (1) Weak N-MOS can serve as pull-low resistor.
- (2) The driving/sink current of P2 & P3 is up to 8mA/16mA



## 5.7 DAC Output

DAC: A 8-bit current type digital-to-analog converter is built-in SNC26120A



## 5.8 Watch Dog Timer

SNC26120A built an internal WDT (Watch Dog Timer). This Watchdog timer would issue resets signal to this chip if it is not cleared before reaching terminal count (128 ms). The watchdog timer is enabled at reset and cannot be disabled.

#### 5.9 IR Function

P23 can be modulated with 38.5KHz square wave before sent out to P23 pin. The IR signal can be achieved by this modulated signal.

#### 5.10 PWM IO control

SNC26120A has support 8 PWM IO (P20~P23, P30~P33). Each I/O has 8 bit independent duty register, and the 8 bit register are compare with 8 bits counter. If set use PWM IO function and internal counter start at 000H, the mapping I/O will set High. The 8 bits counter increment if the same duty register, that will reset the mapping IO pin.

#### 6. ABSOLUTE MAXIMUM RATING

| Items                 | Symbol         | Min           | Max          | Unit. |
|-----------------------|----------------|---------------|--------------|-------|
| Supply Voltage        | $V_{DD}$ - $V$ | -0.3          | 6.0          | V     |
| Input Voltage         | $V_{IN}$       | $V_{SS}$ -0.3 | $V_{DD}+0.3$ | V     |
| Operating Temperature | $T_OP$         | 0             | 55.0         | °C    |
| Storage Temperature   | $T_{STG}$      | -55.0         | 125.0        | °C    |



# 7. ELECTRICAL CHARACTERISTICS

| Item                    | Sym.             | Min. | Тур. | Max. | Unit | Condition                       |
|-------------------------|------------------|------|------|------|------|---------------------------------|
| Operating Voltage       | $V_{DD}$         | 2.4  | 3.0  | 5.5  | >    |                                 |
| Standby current         | I <sub>SBY</sub> | -    | -    | 3.0  | иA   | V <sub>DD</sub> =3V, no load    |
|                         |                  |      |      | 6.0  |      | V <sub>DD</sub> =4.5V, no load  |
| Operating Current       | I <sub>OPR</sub> | •    | 300  | -    | иA   | V <sub>DD</sub> =3V, no load    |
| Input current of        | I <sub>IH</sub>  | -    | 3.0  | -    | иA   | $V_{DD}=3V, V_{IN}=3V$          |
| P1, P2, P3 & P6         |                  |      |      |      |      |                                 |
| Drive current of P6     | I <sub>OD</sub>  | 3    | 4    | ı    | mΑ   | $V_{DD}=3V, V_{O}=2.4V$         |
| Sink current of P6      | los              | 4    | 6    | ı    | mА   | $V_{DD}=3V, V_{O}=2.4V$         |
| Drive current of P2, P3 | I <sub>OD</sub>  | 6    | 8    | ı    | mА   | $V_{DD}=3V, V_{O}=2.4V$         |
| Sink current of P2, P3  | los              | 10   | 16   | ı    | mА   | $V_{DD}=3V,V_{O}=2.4V$          |
| Drive Current of DACO   | I <sub>OD</sub>  |      | 3    |      | mΑ   | VDD=3V,DACO=0.7V                |
| Oscillation Freq.       | Fosc             | 1.98 | 2.05 | 2.12 | MHz  | V <sub>DD</sub> =3V, Temp.=25°C |
|                         |                  |      |      |      |      | @Rosc = 220 Kohm                |
|                         |                  |      |      |      |      | Min : -3%                       |
|                         |                  |      |      |      |      | Max: +3%                        |



# 8. APPLICATION Circuit 8.1 General application



It is suggested to add a capacitor (C1), 104, between VDD with GND to keep power stable with general application. And this capacitor is strongly suggested to be as close to the chip as possible.



## 8.2 Motor application



There are some suggestions about PCB layout when user use SNC26000 series IC with motor applications.

- (1) The capacitor C1 (104) C2 (104) is strongly suggested to be as close to the chip as possible.
- (2) It had better let OSC components (R) get close to IC chip.
- (3) OSC components had better get far away large current applications.
- (4) Separate IC power path with large current application power path to avoid affect IC working by power drop from large current application.
- (5) R2 ( $10_{\Omega}$ )separate VDDIO and CVDD.
- (6) Let power cable thicker, especially for large current application.
- (7) C3 and C4 (104) are connected at the positive point and negative point of the motor.



#### **DISCLAIMER**

The information appearing in SONiX web pages ("this publication") is believed to be accurate.

However, this publication could contain technical inaccuracies or typographical errors. The reader should not assume that this publication is error-free or that it will be suitable for any particular purpose. SONiX makes no warranty, express, statutory implied or by description in this publication or other documents which are referenced by or linked to this publication. In no event shall SONiX be liable for any special, incidental, indirect or consequential damages of any kind, or any damages whatsoever, including, without limitation, those resulting from loss of use, data or profits, whether or not advised of the possibility of damage, and on any theory of liability, arising out of or in connection with the use or performance of this publication or other documents which are referenced by or linked to this publication. This publication was developed for products offered in Taiwan. SONiX may not offer the products discussed in this document in other countries. Information is subject to change without notice. Please contact SONiX or its local representative for information on offerings available. Integrated circuits sold by SONiX are covered by the warranty and patent indemnification provisions stipulated in the terms of sale only. The application circuits illustrated in this document are for reference purposes only. SONIX DISCLAIMS ALL WARRANTIES, INCLUDING THE WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PURPOSE. SONIX reserves the right to halt production or alter the specifications and prices, and discontinue marketing the Products listed at any time without notice. Accordingly, the reader is cautioned to verify that the data sheets and other information in this publication are current before placing orders.

Products described herein are intended for use in normal commercial applications. Applications involving unusual environmental or reliability requirements, e.g. military equipment or medical life support equipment, are specifically not recommended without additional processing by SONIX for such application.